[C.A.E.N]

MODEL V 673

128 CHANNEL MULTIEVENT MULTIHIT TDC

Data Sheet



[V673]

FEATURES

DESCRIPTION

The Model V673 is a 2-unit wide VME 6U module that houses 128 independent Time to Digital Conversion channels. The unit houses 4 TDC chips, developed for the KLOE experiment, thus called from now on the KLOE TDCs.

The KLOE TDC is a multichannel common start/stop time-to-digital converter, with 32 channels per chip. The integrated circuit is developed as a full custom device in 0.5 µm technology, with 1 ns LSB realized using a graycounter working at the frequency of approx. 1 GHz. The chip has four event buffers that allow deadtimeless operations.

The KLOE TDC has been designed at Labe, INFN, Sezione di Roma. Its Design Specifications include the following:

The unit accepts the following CONTROL signals (ECL differential, 110 Ohm) in common to all channels:

Two special signals ("BUSY", "FULL") are also available on the CONTROL bus. They are ECL signals that allow to obtain a wired-OR Global BUSY (condition that at least one TDC chip has three buffers full) and FULL (condition that at least one TDC chip has all buffers full) signals.

All the above described CONTROL lines can be terminated on-board via internal DIP-switches (termination must be done only on last board in bus).

Three front panel LEDs show the status of the unit:

The module houses a VME RORA INTERRUPTER: the interrupt is generated on the condition that at least one TDC chip buffer has data to read out.

The V673 Model uses the P1 and P2 connectors of VME and the auxiliary connector for the CERN V430 VMEbus crate (Jaux Dataway).

The module works in A24/A32 mode; the recognized Address Modifier codes are:

AM=%3F: A24 supervisory block transfer (BLT)
AM=%3D: A24 supervisory data access
AM=%3B: A24 user block transfer (BLT)
AM=%39: A24 user data access
AM=%0F: A32 supervisory block transfer (BLT)
AM=%0D: A32 supervisory data access
AM=%0B: A32 user block transfer (BLT)
AM=%09: A32 user data access

The module's Base Address is fixed by 4 internal rotary switches housed on two piggy-back boards plugged into the main printed circuit board. The Base Address can be selected in the range:

%00 0000 <--> %FF 0000 A24 mode;
%0000 0000 <--> %FFFF 0000 A32 mode.

The data transfer occurs in D16 / D32 mode. D32BLT is also available. The Bus Error generation can be enabled for the Block Transfer cycle termination.

SPECIFICATIONS

CONNECTORS:

4, "INPUT A, B; INPUT C, D; INPUT E, F; INPUT G, H", Input connectors, Header 3M 3431-D203 type, 2*(17+17) pins; for the 128 single channel inputs.
Connector A refers to Channels 0 to 15 of chip 0.
Connector B refers to Channels 16 to 31 of chip 0.
Connector C refers to Channels 0 to 15 of chip 1.
Connector D refers to Channels 16 to 31 of chip 1.
Connector E refers to Channels 0 to 15 of chip 2.
Connector F refers to Channels 16 to 31 of chip 2.
Connector G refers to Channels 0 to 15 of chip 3.
Connector H refers to Channels 16 to 31 of chip 3.

1, "CONTROL", input connector, Header 3M type, 5+5 pins, for the common control signals.

DISPLAYS:

1, "DTACK", green LED, VME Selected. It lights up during a VME access.
1, "FULL", red LED. red LED. It lights up when at least one TDC chip has three buffers full.
1, "BUSY", red LED. It lights up when at least one TDC chip has all buffers full.

SIGNALS:

Input Channels, COMMON:

Differential ECL level, 110 Ohm impedance. Minimum width: 8 ns.

FULL, RESET, BUSY:

Differential ECL level, 110 Ohm impedance. Minimum width: 8 ns.

GENERAL:

Full Scale Time Range: 64 µs.
Double Hit Resolution: 8 ns.

POWER REQUIREMENTS:

+ 5 V 2.4 A
- 5 V 1.5 A

FOR FURTHER INFORMATION:

You can find here a gzipped PostScript file of the V 673 User's Manual.
If you don't know how to handle gzipped files, please read here.

[C.A.E.N]
Costruzioni Apparecchiature Elettroniche Nucleari S.p.A.
Via Vetraia, 11
I-55049 Viareggio, ITALY
Telephone +39 584 388 398
Fax +39 584 388 959
E-mail: INFO@CAEN.IT


G.M.G. 5th Aug., 1997