



Diese Dokumentation darf ohne Genehmigung der Fa. Bastian Technology GmbH & Co. KG weder ganz noch teilweise in irgendeiner Form reproduziert werden. © 1998 Fa. Bastian Technology GmbH & Co. KG, Tangstedt

All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any form. © 1998 Fa. Bastian Technology GmbH & Co. KG, Tangstedt

Bastian Technology GmbH & Co. KG Bäckerbarg 6 D-22889 Tangstedt Phone: ++49 Fax: ++49

++49 (0) 4109 55-0 ++49 (0) 4109 55-133 E-mail: sales@batech.de support@batech.de Internet: http://www.batech.de

| Titel:   | VME/VSB Coupler |
|----------|-----------------|
| Project: | STR725          |
| Author:  | T.H./T.E./OGK   |
| Version: | 1.21            |

| First issue:<br>Last modification:<br>Released on | November 1998 |
|---------------------------------------------------|---------------|
| Status: :                                         |               |
| Filename: :                                       | 725_Nov98.doc |

Serial number : •••



Released by .....:

Bastian Technology GmbH & Co. KG Bäckerbarg 6 D-22889 Tangstedt / Germany Phone: ++49 (0)4109 55 -0 Fax: ++49 (0)4109 55 -133 E-mail: sales@batech.de support@batech.de Internet: http//www.batech.de

# **CONTENTS**

| 1  | ST   | R725 INTRODUCTION                        |
|----|------|------------------------------------------|
| 2  | HA   | RDWARE COMPONENTS                        |
| 3  | JU   | MPER FUNCTION AND JUMPER SETTINGS        |
| 4  | LE   | DS9                                      |
| 5  | vs   | B-SLAVE/VME-MASTER MODE9                 |
| 5. | 1 VS | B-Slave/VME-Master mode LCA Design       |
| 6  | ٧N   | IE-SLAVE 32 BIT/VSB-MASTER 32 BIT MODE11 |
| 6  | 5.1  | Selecting the design                     |
| 6  | 5.2  | Selecting VME-Base address               |
| 6  | 5.3  | Operation12                              |
| 6  | 5.4  | Example 1 12                             |
| 6  | 5.5  | Startup 13                               |
| 6  | 5.6  | LED's                                    |
| 7  | ٧N   | IE-SLAVE 16 BIT/VSB-MASTER 32 BIT MODE   |
| 7  | .1   | Selecting the Design                     |
| 7  | .2   | Selecting the VME-Base address           |
| 7  | .3   | Operation                                |
| 7  | .4   | Example 2                                |
| 7  | .5   | Startup 15                               |
| 7  | .6   | LED's                                    |

# **1** INTRODUCTION

The STR725 is a versatile Interface module between the VSB and the VMEbus. The used configuration (EPROM, Jumper) defines the interfacing mode (VME-Slave/VSB-Master Mode or VSB-Slave/VME-Master Mode). Depending on the jumpered configuration this VME module uses the connectors P1 and/or P2.

All VSB lines, using connector P2, and nearly all extended VME-lines (A32,D32), using connectors P1 and P2, are linked through the specified drivers to STR725-Logic.

The buffered protocol-lines of the VSBbus and the VMEbus and the control lines of the address/data drivers are in connection with the programmable logic (LCA, Logic Cell Array). The EPROM configures this LCA-logic at starting-up time. It is possible to store 64 different LCA-designs in one EPROM. The required LCA-design can be selected by jumper setting.

The module can work either in VME-Slave/VSB-Master mode (RDY\_VSB-LCA Design) or in VSB-Slave/VME-Master mode (RDY\_VME-LCA Design).

The STR725 can be prepared by software (LCA) for a multitude of interface tasks, and so it is a "wizard" among the interfaces.

Only a few possibilities of designing for the VSB-VME mode can be listed here:

- In Uni-Master mode in a VME crate arbitration in the VME crate is not necessary.
- In VSB-Blocktransfer mode the VME address can be automatically incremented.
- Timing adaptation on a slave without VME-Standard is possible
- In Read mode the LCA logic can activate the Read cycle before it is demanded by the VSB (prefetching).

- ...

# **2 HARDWARE COMPONENTS**

Block Diagram:



# **3 JUMPER FUNCTION AND JUMPER SETTINGS**

- J1 = Address selection: Selection Address bits 31-24
- J2 = Address selection: Enable Address bits 31-24
- J3 = Address selection: Selection Address bits 23-16
- J4 = Address selection: Enable Address bits 23-16
- J5 = Selection of VME Requester Level
- J6 = VME Arbiter Type and Enable/Disable VME System Controller
- J7 = VME IACKIN/IACKOUT Daisy Chain Driver
- J8 = VSB Arbitration Daisy-Chain (only VSB-Master Mode)
- J9 = Selection of LCA-Design

#### **JUMPER SETTING**

#### J1/J3

If a Jumper is inserted in this array the selected address bit will be used for address decoding.

#### J2/J4

Jumpers in the array J2/J4 define the level of the selected address bits for a valid address window. (Open Jumper positions on J1/J3 have to be open also on J2/J4)

Jumper J1:

| Positions   | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-------------|------|------|------|------|------|------|------|-----|
| Address bit | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24  |

open: not selected

close: selected

Jumper J2:

| Positions   | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-------------|------|------|------|------|------|------|------|-----|
| decoded bit | 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24  |

open: decoded as "1" close: decoded as "0"

#### Jumper J3:

| Positions   | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-------------|------|------|------|------|------|------|------|-----|
| Address bit | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16  |

open: not selected close: selected

Jumper J4:

| Positions   | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-------------|------|------|------|------|------|------|------|-----|
| decoded bit | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16  |

open: decoded as "1" close: decoded as "0"

#### 1.Example:

selected address bits are only A25, A24, A23; Crate address : 1 (/A25, /A24, A23)

Jumper J1:

#### Project: STR725 VME/VSB Coupler

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | no   | No   | no   | no   | no   | no   | yes  | yes |
|           |      |      |      |      |      |      |      |     |
| Jumper J2 | :    |      |      |      |      |      |      |     |
| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
| Jumper    | no   | No   | no   | no   | no   | no   | yes  | yes |
|           |      |      |      |      |      |      |      |     |
| Jumper J3 | :    |      |      |      |      |      |      |     |
| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
| Jumper    | yes  | No   | no   | no   | no   | no   | no   | no  |

#### Jumper J4:

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | no   | no  |

#### 2.Example:

selected address bits are only A25, A24, A23; Crate address : 4 (A25, /A24, /A23)

Jumper J1:

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | no   | No   | no   | no   | no   | no   | yes  | yes |

#### Jumper J2:

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | no   | yes |

Jumper J3:

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | yes  | No   | no   | no   | no   | no   | no   | no  |

Jumper J4:

| Positions | 1-16 | 2-15 | 3-14 | 4-13 | 5-12 | 6-11 | 7-10 | 8-9 |
|-----------|------|------|------|------|------|------|------|-----|
| Jumper    | yes  | No   | no   | no   | no   | no   | no   | no  |

### Jumper J5: VME Master Requester Level

Level 3:

| 20 |   |   |   |   |   |   |   | 11 |   |
|----|---|---|---|---|---|---|---|----|---|
| 0  | 0 | 0 | 0 | O | Ο | 0 | 0 | 0  | 0 |
|    |   |   |   |   |   |   |   |    |   |
| 0  | 0 | 0 | 0 | O | Ο | 0 | 0 | 0  | 0 |
| 1  |   |   |   |   |   |   |   | 10 |   |

Level 2:

| 20 |  | 11 |
|----|--|----|
|----|--|----|

#### Project: STR725 VME/VSB Coupler



| 20 |   |   |   |   |   |   |   | 11 |   |
|----|---|---|---|---|---|---|---|----|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | O  | 0 |
|    |   |   |   |   |   |   |   |    |   |
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | O  | 0 |
| 1  |   |   |   |   |   |   |   | 10 |   |

Jumper J6: VME Arbiter Type and Enable/Disable VME System Controller

- Position 1-4 : Requester Modus open: ROR (Release on Request) closed: RWD (Release when done)
- Position 2-3 : VME System Controller open: Disabled closed: Enabled
- Jumper J7: VME IACKIN/IACKOUT Daisy Chain Driver
- Position 1-2: closed if STR725 is not a VME System Controller
- Position 2-3: closed if STR725 is a VME System Controller

### 4 LED's

O RDY-VSB (green) : indicates the VSB-Slave/VME-Master mode

| 0           | RDY-VME (green)                                       | : indicates the VME-Slave/VSB-Master mode                                                                                                                           |
|-------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>0<br>0 | I-SEL/CONF (yellow)<br>VSB-ACT (red)<br>VME-ACT (red) | <ul> <li>: indicates selection and configuration</li> <li>: indicates own activities on the VSB-side</li> <li>: indicates own activities on the VME-side</li> </ul> |
| 0           | VME-ENSYS (green)                                     | : indicates that VME-System controller is enabled                                                                                                                   |
| 0<br>0      | USER1 (red)<br>USER2 (red)                            | : user definable<br>: user definable                                                                                                                                |

During configuration of the LCAs the LED I-SEL/CONF is on and the both LED's RDY-VSB and RDY-VME are off. After configuration one of the LED's RDY-VSB and RDY-VME is on and in case of VME-master/VSB-slave the LED I-SEL/CONF is on when selecting the STR725.

# 5 VSB-SLAVE/VME-MASTER MODE

### 5.1 VSB-SLAVE/VME-MASTER MODE LCA DESIGN

All Jumpers of J9 have to be inserted (1.Design). The address bits 25,24,23 form the Crate address (Jumpers J1,J2,J3,J4).

#### Addressing

| Bit 22 | Bit 21 | Bit 20 | Function                                              |
|--------|--------|--------|-------------------------------------------------------|
| 0      | 0      | 0      | VME Short Non-Privileged Data Access (AM = 29)        |
| 0      | 0      | 1      | VME Short Supervisor Data Access $(AM = 2D)$          |
| 0      | 1      | 0      | VME Standard Non-Privileged Data Access (AM = 39)     |
| 0      | 1      | 1      | VME Standard Supervisor Data Access (AM = 3D)         |
| 1      | 0      | 0      | VME Extended Non-Privileged Data Access ( $AM = 09$ ) |
| 1      | 0      | 1      | VME Extended Supervisor Data Access $(AM = 0D)$       |
| 1      | 1      | 0      | used internal AM-Register (only 1. VME-Cycle)         |
| 1      | 1      | 1      | STR725 internal addressing                            |
|        |        |        |                                                       |

Bits 25,24,23 --> Crate Address

#### **Internal Addresses**

| Offset | R/W | Function                                                                   |
|--------|-----|----------------------------------------------------------------------------|
| \$2    | W   | write internal VME Offset-address register (Bits 31-20)                    |
| \$2    | R   | read internal VME Offset-address register and address Register (Bits 31-0) |
| \$4    | W   | write internal SIZE- and AM-Register (Bit 9-0)                             |
| \$6    | W   | write internal IRQ-Enable-Register (Bit 31-24)                             |
| \$6    | R   | read internal IRQ-Enable-Register (Bit 31-24)                              |
| \$8    | R   | Version Register                                                           |
| \$C    | R   | read VME IRQs (Bit 31-24)                                                  |
| \$E    | R   | generate VME-IRQ-Ackn. Cycle                                               |

#### SIZE/AM Register

| Bit 10           |       | Bit 9     | Bit 8     | Bit 7 | Bit 6 |
|------------------|-------|-----------|-----------|-------|-------|
| Adress increment |       | Led User2 | LED User1 | SIZE1 | SIZE0 |
| disable          |       |           |           |       |       |
| Bit 5            | Bit 4 | Bit 3     | Bit 2     | Bit 1 | Bit 0 |
| AM5 AM4          |       | AM3       | AM2       | AM1   | AM0   |

#### VSB-Slave / VME-Master Register

Convention Table:

| Bus                   | Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |
|-----------------------|------------|------------|-----------|----------|
| VSB-Bus (32)          | b0         | b1         | b2        | b3       |
| VME-Standard-Bus (16) |            |            | B2        | B3       |
| VME-Extended-Bus (32) | B0         | B1         | B2        | B3       |

#### VSB-Size:

| Bit SIZE 1 | Bit SIZE 0 | Size of Data Transfer | Write Data into SIZE- and AM-Register |
|------------|------------|-----------------------|---------------------------------------|
| 0          | 0          | Longword (32)         | \$0                                   |
| 1          | 0          | Word (16)             | \$80                                  |
| 0          | 1          | Byte (8)              | \$40                                  |

#### Data Transfer (only aligned transfer allowed):

| VSB | VSB Byte Transfer (VME-Standard 16 Bit): |     |     |       |    |    |    |    |  |  |  |
|-----|------------------------------------------|-----|-----|-------|----|----|----|----|--|--|--|
| VSB |                                          | VME |     |       |    |    |    |    |  |  |  |
| A1  | A0                                       | DS0 | DS1 | LWORD | b0 | b1 | b2 | b3 |  |  |  |
| 0   | 0                                        | Н   | L   | х     | B2 | х  | х  | Х  |  |  |  |
| 0   | 1                                        | L   | Н   | Х     | Х  | B3 | Х  | х  |  |  |  |
| 1   | 0                                        | Н   | L   | Х     | Х  | Х  | B2 | х  |  |  |  |
| 1   | 1                                        | L   | Н   | Х     | х  | Х  | Х  | B3 |  |  |  |

#### VSB Byte Transfer (VME-Extended 32 Bit):

| VSB |    | VME |     |       |    |    |    |    |
|-----|----|-----|-----|-------|----|----|----|----|
| A1  | A0 | DS0 | DS1 | LWORD | b0 | b1 | b2 | b3 |
| 0   | 0  | Н   | L   | Н     | Х  | Х  | B0 | Х  |
| 0   | 1  | L   | Η   | Н     | х  | Х  | Х  | B1 |
| 1   | 0  | Н   | L   | Н     | х  | Х  | B2 | х  |
| 1   | 1  | L   | Н   | Н     | Х  | Х  | Х  | B3 |

#### VSB Word Transfer (VME-Standard 16 Bit):

| VSB |     | VME |     |       |    |    |    |    |
|-----|-----|-----|-----|-------|----|----|----|----|
| A1  | A0  | DS0 | DS1 | LWORD | b0 | b1 | b2 | b3 |
| 0   | = 0 | L   | L   | х     | B2 | B3 | Х  | х  |
| 1   | = 0 | L   | L   | Х     | х  | Х  | B2 | B3 |

#### VSB Word Transfer (VME-Extended 32 Bit):

| VSB |     | VME |     |       |    |    |    |    |
|-----|-----|-----|-----|-------|----|----|----|----|
| A1  | A0  | DS0 | DS1 | LWORD | b0 | b1 | b2 | b3 |
| 0   | = 0 | L   | L   | Н     | Х  | х  | B0 | B1 |
| 1   | = 0 | L   | L   | Н     | х  | Х  | B2 | B3 |

#### VSB Longword Transfer (VME-Standard 16 Bit):

| (one V | (one VSB-Cycle $\Rightarrow$ two VME-Cycles) |       |         |           |       |       |       |       |  |  |
|--------|----------------------------------------------|-------|---------|-----------|-------|-------|-------|-------|--|--|
| VSB    |                                              | VME   |         |           |       |       |       |       |  |  |
| A1     | A0                                           | DS0   | DS1     | LWORD     | b0    | b1    | b2    | b3    |  |  |
| = 0    | = 0                                          | L     | L       | х         | B2(1) | B3(1) | B2(2) | B3(2) |  |  |
|        |                                              |       |         |           |       |       |       |       |  |  |
|        |                                              | (1):  | 1.Cycle | with A1=0 |       |       |       |       |  |  |
|        |                                              | (2) : | 2.Cylce | with A1=1 |       |       |       |       |  |  |

#### VSB Longword Transfer (VME-Extended 32 Bit):

| VSB |     | VME |     |       |    | ,  |    |    |
|-----|-----|-----|-----|-------|----|----|----|----|
| A1  | A0  | DS0 | DS1 | LWORD | b0 | b1 | b2 | b3 |
| = 0 | = 0 | L   | L   | L     | B0 | B1 | B2 | B3 |

# 6 VME-SLAVE 32 BIT/VSB-MASTER 32 BIT MODE

On the VSB side no arbitration is generated to get bus mastership (single master). **Restrictions:** 

This mode requires a special chip set of Xilinx LCAs. The two Xilinx devices should be as: XC3030-100 and the EPROM on the board should be labeled as STR725-201.

### 6.1 SELECTING THE DESIGN

In this mode on VME and VSB-side only aligned 32-bit transfers are allowed. For this design only the jumper areas J1...J4, J7 and J9 are relevant. The jumper configuration of J9 for using this design is shown here:

| 1-16 | set |                   |
|------|-----|-------------------|
| 2-15 | set |                   |
| 3-14 | set |                   |
| 4-13 | set |                   |
| 5-12 | set | Jumper setting J9 |
| 6-11 | set |                   |
| 7-10 | set |                   |
| 8-9  | set |                   |

In this mode only extended 32-Bit VME transfers incl. blocktransfers from and to the STR725 are allowed.

### 6.2 SELECTING VME-BASE ADDRESS

For adjusting the base address of the VME-slave refer to chapter 3 (only jumper J1 to J4). Jumper J6 should be open and at J7 position 1-2 should be closed.

### 6.3 OPERATION

The VME addresses A1..A19 are directly mapped into the VSB address range. The upper VSB address bits A20..A31 are settable in an address offset register. To write to the offset register the following VME address is necessary:

VME base address + (A23 = 1) = Offset Register

Writing an address to the offset register, the data bits D20..D31 represent the upper VSB address. An access to the module via VME generates VSB cycles with following addresses:

VME base address + offset Register D20..D31 = VSB address

The VSB address offset register cannot be read back.

Note: STR725 is shipped with address for offset register: \$500 0000 and base address ist \$ 400 0000.

### 6.4 EXAMPLE 1

An example in 68xxx assembler which uses \$400 0000 as selected VME baseaddress. The VME CPU accesses the STR725 directly:

|                           | move.l<br>move.l<br>STR725 | #\$4000000,a0<br>#\$5000000,a1 | VME baseaddress STR725<br>VSB offsetregister |
|---------------------------|----------------------------|--------------------------------|----------------------------------------------|
|                           | move.l                     | #\$f0000000,d0                 | (A24="1")<br>VSB address to be accessed      |
|                           | move.l                     | #\$3000,a2                     | internal memory address<br>on VME CPU        |
|                           | move.b                     | #\$20,d2                       | loop counter                                 |
| * define VSB offset addre | ess *********              |                                |                                              |
|                           | move.l                     | d0,(a1)                        | set VSB offset                               |
| * write to VSB ********** | *****                      |                                |                                              |
| WR_LOOP                   | move.l                     | (a2)+,(a0)+                    | access to VSB                                |
|                           | subi.b<br>tst.b            | #1,d2<br>d2                    | decrement counter<br>end of write loop ?     |
| beq WR_LO                 | OP                         |                                |                                              |

### 6.5 STARTUP

After power on the module is doing it's configuration and the LED I-SEL/CONF is on for a few seconds. When configured this LED turns off and the LED VME should illuminate to indicate that the board is able to operate now.

### 6.6 LEDs

On the front panel the LED User 1 is illuminated, when data is written to the offset register. The LED User 2 is illuminated when data is written to or read from VSB.

# 7 VME-SLAVE 16 BIT/VSB-MASTER 32 BIT MODE

On the VSB side no arbitration is generated to get bus mastership (single master).

### 7.1 SELECTING THE DESIGN

In this mode on VME-side the slave-interface can be accessed only by 16-bit transfers in VMEstandard-mode (allowed address modifiers are \$39, \$3A, \$3D, \$3E). On VSB-side the masterinterface reads/writes only aligned 32-bit.

To generate one VSB-cycle it is necessary to access the VME-slave with two 16-bit cycles. For this design only the jumper areas J3, J4, J7 and J9 are relevant.

The jumper-configuration of J9 for using this design is shown here:

| 1-16 | Set   |                   |
|------|-------|-------------------|
| 2-15 | unset |                   |
| 3-14 | set   |                   |
| 4-13 | set   |                   |
| 5-12 | set   | Jumper setting J9 |
| 6-11 | set   |                   |
| 7-10 | set   |                   |
| 8-9  | set   |                   |

### 7.2 SELECTING VME-BASE ADDRESS

For adjusting the base address of the VME-slave refer to chapter 3 (only jumpers J3 and J4). The jumper areas J1 and J2 should be left open when working in A24 address-space, they will be used only in A32 mode.

#### Only the jumper position 4-13 on J1 and J2 has to be open.

Jumper J6 should be open and at J7 position 1-2 should be closed.

### 7.3 OPERATION

The VME addresses A1..A19 are directly mapped into the VSB address range. The upper VSB address bits A20..A31 are settable in an address offset register. To access the offset register, *only one 16 bit cycle is necessary*.

The flow of VME/VSB-cycles appears as follows:

- Write to STR725 via VME:

In the first 16-bit VME-cycle the address (A19..A1) and the data word (high word) are latched on the board. At this point there is no action on VSB-side.

In the second 16-bit VME-cycle the data (low word) is stored on the module and the latched VME-address from the first VME-cycle is combined with the value in the offset-register and written to VSB-side as a valid address.

After the address-phase is finished both stored data words (high and low word) are transferred to VSB.

The second VME-cycle "wraps" the VSB-action in the sense that the VME-cycle will be terminated when the complete VSB-access has done.

- Read from STR725 via VME:

In the first VME-cycle the contents of the VSB address-offset-register is appended to the VME-address and written to VSB.

A 32-bit read-action is done on VSB-side, the low data word (D15..D0) is stored on the board and the high data word (D31..D16) is presented on the VME data lines. After the VSB-cycle is terminated this first VME-cycle is acknowledged.

The second VME-access runs without VSB-action. The stored low data word (D15..D0) is fetched.

To write to the offset register the following VME address is used :

VME base address + (A20 = 1) = Offset Register

Writing an address to the offset register, the data bits D20..D31 represent the upper VSB address. The bit positions D16..D19 are don't care they are part of the present VME-address.

Address-offset-register: Bit positions

| 16 b | it with                                | in offs | set reg | ister: |    |    |    |    |    |    |    |    |    |     |    |
|------|----------------------------------------|---------|---------|--------|----|----|----|----|----|----|----|----|----|-----|----|
| 31   | 30                                     | 29      | 28      | 27     | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 |
| 12 h | 12 bit VSB address-offset: don't care: |         |         |        |    |    |    |    |    |    |    |    |    |     |    |
| 120  | nt v St                                | s adult | 288-011 | set.   |    |    |    |    |    |    |    | u  |    | ue. |    |

An access to the module via VME generates VSB cycles with following addresses: Accessed VME address A1..A19 + offset register D20..D31 = VSB address

The VSB address offset register cannot be read back.

### 7.4 EXAMPLE 2

An example in 68xxx assembler which uses \$400 0000 as selected VME baseaddress. The VME CPU accesses via STR725[1] and a VDB connection a second STR725[2] in a second VME rack. STR725[1] is the VME-slave/VSB-master and STR725[2] acts as VSB-slave/VME-master. STR725[2] is jumpered to crate address "1" => A25 = 0, A24 = 0, A23 = 1 (see example 1 in the main manual VME/VSB Coupler)

|                            | move.l                   | #\$400 0000,a0    | VME baseaddress STR725[1]                                                               |  |  |
|----------------------------|--------------------------|-------------------|-----------------------------------------------------------------------------------------|--|--|
|                            | move.l                   | #\$500 0000,a1    | VSB offset register                                                                     |  |  |
|                            | STR725[1]                |                   | (A24="1")                                                                               |  |  |
| STD 735[3]                 | move.l                   | #\$F0 0002,d0     | internal offset register                                                                |  |  |
| STR725[2]                  | move.l                   | #\$90 0000,d1     | VME destination address to be accessed in the second VME                                |  |  |
| rack                       |                          |                   |                                                                                         |  |  |
|                            | move.l                   | #\$C0 0000,d2     | declare access mode for second<br>VME rack in STR725[2]:<br>VME extended non priv. data |  |  |
| acc.                       |                          |                   | ········                                                                                |  |  |
|                            | move.l                   | #\$3000,a2        | internal memory source address<br>on VME CPU                                            |  |  |
|                            | move.b                   | #\$20,d2          | loop counter                                                                            |  |  |
| * define VME offset addr   | ess on STR725[2] ****    | *****             |                                                                                         |  |  |
|                            | move.l                   | d0,(a1)           | write internal offset address of STR725[2] into offset register of                      |  |  |
|                            | move.l                   | d1,(a0)           | STR725[1]<br>configure STR725[2] with dest.<br>address in second VME rack               |  |  |
| * define VME cycles in se  | econd VME rack on ST     | R725[2] ********* |                                                                                         |  |  |
|                            | move.l                   | d2,(a1)           | write VME access mode for<br>STR725[2] into offset register of<br>STR725[1]             |  |  |
| * end of configuration ST  | R725[1] + [2] ********** | ****              | 511(725[1]                                                                              |  |  |
| * write data block to seco | ond VME crate ********   | *****             |                                                                                         |  |  |
| WR_LOOP                    | move.l                   | (a2)+,(a0)+       | access to VSB                                                                           |  |  |
|                            | subi.b<br>tst.b          | #1,d2<br>d2       | decrement counter<br>end of write loop ?                                                |  |  |
|                            | beq                      | WR_LOOP           |                                                                                         |  |  |

# 7.5 STARTUP

After power on the module is doing it's configuration and the LED I-SEL/CONF is on for a few seconds. When configured this LED turns off and the LED VME should illuminate to indicate that the board is able to operate now.

# 7.6 LED's

On the front panel the LED User 1 is illuminated, when data is written to the address offset register. The LED User 2 is illuminated when data is written to or read from VSB.

# Änderungen / Changes

| Lfd.Nr. | Version | Datum      | Name | Bemerkungen |
|---------|---------|------------|------|-------------|
| 1.      | 1.21    | 17.11.1998 | OGK  |             |
| 2.      |         |            |      |             |
| 3.      |         |            |      |             |
| 4.      |         |            |      |             |
| 5.      |         |            |      |             |
| 6.      |         |            |      |             |
| 7.      |         |            |      |             |
| 8.      |         |            |      |             |
| 9.      |         |            |      |             |